PAPER Special Section on Analog Circuits and Related SoC Integration Technologies

# **RF** Variable-Gain Amplifiers and AGC Loops for Digital TV Receivers

## Kunihiko IIZUKA<sup>†,††a)</sup>, Masato KOUTANI<sup>†††</sup>, Takeshi MITSUNAKA<sup>†</sup>, Hiroshi KAWAMURA<sup>†</sup>, Shinji TOYOYAMA<sup>†††</sup>, Masayuki MIYAMOTO<sup>†††</sup>, and Akira MATSUZAWA<sup>††</sup>, Members

**SUMMARY** RF Variable Gain Amplifiers (RF-VGA) are important components for integrated TV broadcast receivers. Analog and digital controlled RF-VGAs are compared in terms of linearity and an AGC loop architecture suitable for digitally controlled RF-VGA is proposed. Further linearity enhancement applicable for CMOS implementation is also discussed.

key words: VGA, AGC, SiGe BiCMOS, CMOS, tuner, IIP3, linearity

#### 1. Introduction

Although the demand for integrated TV receiver ICs is high, they haven't been as much established as those for cellular phone or WLAN. The major factor which makes TV receiver integration difficult is the fact that TV receiver does not always receive the signal from the nearest base station but it often has to receive the signal from a far station among the stronger blocker signals from nearer stations. To cope with this situation, each TV broadcast standard imposes stringent linearity and selectivity test patterns on the receiver [1]–[4]. Some examples of these test patterns for DVB-H, a digital TV standard for mobile receivers in Europe, are shown in Table 1. In addition to them, the receiver should receive input signals of widely varying power, such as from less than –80 dBm to more than –20 dBm depending on the distance from the broadcast antenna.

To cope with these demands and expand their receiving range as much as possible, the integrated TV receiver should have an RF variable gain amplifier as the first stage of the receiver circuit. A typical tuner IC block diagram [5] is depicted in Fig. 1, where AGC loop maximizes the RF-VGA gain under the condition that the total RF-VGA output power including desired and blocker signals does not exceed a threshold level. The threshold level is predefined so that the distortions generated in the RF-VGA and the mixer are kept at allowable level. Thus the AGC assumes the RF-VGA characteristic that reduced RF-VGA gain reduces the distortion through the improved linearity. Thus the RF-VGA should be carefully designed so that it has this property. Some admissible combinations of the target specifications

<sup>†</sup>The authors are with SHARP, Tenri-shi, 632-8567 Japan.

- <sup>††</sup>The authors are with Tokyo Institute of Technology, Tokyo, 152-8552 Japan.
  - <sup>†††</sup>The authors are with SHARP, Osaka-shi, 545-8522 Japan.

DOI: 10.1093/ietele/e91-c.6.854

| Pattern | Modulation<br>of interferer | Interferer location<br>(N: desired signal ch.) | U/D<br>(dB) | U<br>(dBm) |
|---------|-----------------------------|------------------------------------------------|-------------|------------|
| L1      | digital and                 | N+2 (digital)                                  | 45          | -35        |
|         | analog                      | N+4 (analog)                                   |             |            |
| L2      | analog                      | N+2, N+4                                       | 45          | -35        |
| L3      | digital                     | N+2, N+4                                       | 40          | -35        |
| S1      | analog                      | N±1                                            | 38          | -35        |
|         |                             | N±k (k≠0, 1)                                   | 48          | -28        |
| S2      | digital                     | N±1                                            | 29          | -35        |

N±k (k≠0, 1)

Table 1 Test patterns for DVB-H.

Desired channel modulation: 16QAM U: interferer power (on each channel) D: desired signal power

40

-28



Table 2An example of admissible performance combination forDVB-H receiver.

|      | VG-LNA          | Mixer           | Cascaded          |
|------|-----------------|-----------------|-------------------|
| Max  | Gain = 23 dB    | Gain = 8 dB     | Gain = 31 dB      |
| gain | NF = 3dB        | NF = 21 dB      | NF = 4.2 dB       |
|      | IIP3 = 97 dBμV  | IIP3 = 120 dBμV | IIP3 = 94 dBμV    |
| L3   | Gain = 15 dB    | Gain = 8 dB     | Gain = 23 dB      |
|      | NF = 11 dB      | NF = 21 dB      | NF = 12.2 dB      |
|      | IIP3 = 102 dBμV | IIP3 = 120 dBμV | IIP3 = 100.2 dBμV |

of the RF-VGA and the mixer are depicted in Table 2 [4]. In addition to satisfy these specifications, the RF-VGA is expected to change its NF and IIP3 monotonically along with its gain to maximize its receiving area.

Conventional "Can type tuner" uses a dual-gate FET as a VGA controlling its gain with an analog control voltage on one gate. The first RF-VGA we have developed for ISDB-Tss [5], Japanese digital TV standard for mobile receivers,

Manuscript received October 12, 2007.

Manuscript revised December 21, 2007.

a) E-mail: Iizuka.Kunihiko@sharp.co.jp

also has an analog control. However, we found that a digital gain control with discrete gain levels is more amenable to reduce linearity degradation. The amplitude discontinuities less than a few dB introduced by the digital gain control into the received TV signal are usually not harmful for digital signal demodulation since digital TV demodulators use pilot signals to calibrate the signal power and also employ various error corrections. (On the other hand, the discontinuities are harmful to analog TV broadcast receivers, since the analog TV broadcast uses amplitude modulation for picture brightness. We have confirmed that the discontinuities smaller than 1 dB do not have perceivable effects in analog TV.)

Section 2 reviews two RF-VGAs implemented in SiGe BiCMOS. First one is an analog control RF-VGA designed for ISDB-Tss application and the second one is a digital control RF-VGA designed for DVB-H application. In Sect. 3, a new technique to further improve the linearity of RF-VGA using CMOS transconductance is proposed. Section 4 introduces an AGC loop architecture suitable for digital control RF-VGA's and the paper is summarized in Sect. 5.

#### 2. RF-VGA with Passive Step-Attenuators

#### 2.1 Effects of gm Control

TV receivers require more than 60 dB variable gain range while keeping the maximum possible linearity throughout the whole gain range. Realizing the RF-VGA only with active gain stages tend to degrade the linearity. On the other hand, passive attenuators can achieve as much reduction as required without degrading the linearity. Thus we had come up with the idea of combining passive step-attenuators with active gain stages. As explained in Sect. 1, the gain should be controlled continuously or discretely with a step size of less than a few dB even for digital TV broadcast receivers.

The first RF-VGA we have designed in a SiGe BiC-

MOS process has a structure as in Fig. 2 [5]. It consists of three stages of step-attenuators each with 26.6 dB attenuation and four cascode common-emitter amplifiers with a combined output. The base-currents of four cascode amplifiers are controlled by a bias generator shown in Fig. 3. According as the control voltage changes, the bias currents for four amplifiers change smoothly from one to next one as in the inset of Fig. 3. Consequently, the gain of the RF-VGA continuously changes as the analog control voltage changes continuously.

The main improvement in the RF-VGA is a way to control the bias currents of the cascode amplifiers. The circuit with nested differential pairs shown in Fig. 3 is used to distribute a fixed amount of current to the common-emitter transistor bases with an appropriate ratio corresponding to the control voltage as shown in the inset of Fig. 3. Since the total current is independent of the control voltage, the DC output level is kept constant. The circuit is simpler and more power-efficient than that proposed in [6], which needs many current sources and sinks.





Fig. 3 Bias current generator and its output.



**Fig. 4** (a) Schematics of first two stages of analog control RF-VGA, (b) combined output function.

For a bipolar transistor, gm = I/Vt, where Vt = kT/qin which k is the Boltzmann constant, q the charge of an electron, and T is the absolute temperature. If the current I is divided into aI and (1 - a)I for two gm stages as in Fig. 4,  $gm_1 = aI/Vt$  and  $gm_2 = (1 - a)I/Vt$ . Therefore if the attenuation by a capacitive attenuator is b (0 < b < 1), then the combined transconductance is

$$gm_1+bgm_2=aI/Vt+b(1-a)I/Vt=I(a+b-ab)/Vt$$
.

This changes from I/Vt to bI/Vt as a decreases from 1 to 0.

Assume that the transfer function of the commonemitter stage is expressed as  $a(x + ux^3)$ . If the IIP3 voltage  $x_0$  of the common-emitter stage is independent of the bias current, then the IIP3 voltage of the combined amplifier can be written as  $cx_0$  where c is obtained from the combined output function in Fig. 4(b) as

$$cx_0 = \sqrt{\frac{4\{a+b(1-a)\}}{3\{a+b^3(1-a)\}u}} = \sqrt{\frac{a+b(1-a)}{a+b^3(1-a)}}x_0$$

since  $u = \frac{4}{3x_0^2}$ .

Thus IIP3 increases from  $x_0$  to  $x_0/b$  as the base bias current *I* is steered from the first stage to the second stage. However, real bipolar transistors give a different result. The measurement result is shown in Fig. 5, where the measured and simulated gain and IIP3 are plotted for the control voltages from 1.75 V to 2.5 V. It is observed that the IIP3 does



Fig. 5 Simulated gain and IIP3 vs. control voltage.

not monotonically increases as the gain decreases. The discrepancy tells that the assumption that the IIP3 of the bipolar gm stage is independent of the bias current is not valid.

Basically, linearity of bipolar transistors is dominated by the nonlinearity of exponential function and the voltage dependence of base-collector parasitic capacitance [7], [8]. In ideal, since  $I = I_0 \exp(Vbe/Vt)$  and gm = I/Vt, IIP3 =  $2\sqrt{2}Vt = 94 \text{ dB}\mu\text{V}$ , [9]–[11]. However, if the base-emitter current *I* is large, due to the feedback by emitter resistance, linearity can be increased [7]. The transconductance and the IIP3 of a bipolar transistor with parasitic emitter resistance  $R_e$  are calculated using the analysis in [9], [10] as

$$Gm = \frac{gm}{1 + R_e gm}$$
$$IIP3 = \sqrt{\frac{4 \cdot (I_c \cdot R_e)^3}{V_T}}.$$

With the measured corrector current of 6.7 mA, the emitter resistance extracted from the transistor model of 7  $\Omega$  and the load resistance of 100  $\Omega$ , the gain and IIP3 are calculated as 19.3 dB and 99 dB $\mu$ V. These values reasonably agree with the measured and simulated maximum gain and IIP3 observed in Fig. 5.

#### 2.2 Constant Current Density gm

To tackle the problem of linearity degradation of abovementioned analog control VGA for intermediate gain between two step attenuators, we introduced current steering type gain control [12], [13]. Figure 6 shows the proposed current steering VGA. The current signal generated from a gm transistor is split into two paths, a signal path and a dumping path. The gain of this VGA is controlled by *n*-pair of transistors which steer the current into one of two paths. The base current of gm transistor is kept constant, therefore ensuring constant linearity for any gain setting.

Replacing the cascode amplifiers in Fig. 2 by the VGAs in Fig. 6, fine-gain tuning with constant IIP3 between consecutive step attenuator outputs can be obtained [14]–[16]. Figure 7 and Fig. 8 show the measured and simulated IIP3



**Fig. 6** Current steering type VGA.







and NF of the proposed current-steering RF-VGA at 650-MHz input frequency. It is observed in Fig. 7 that IIP3 stays constant until another attenuation step is chosen as a result of current-steering type control. In addition, IIP3 itself shows better value comparing with Fig. 5. The linearization technique described in [4], which compensates the gain compression for large input signal, contributes to this im-

provement.

#### 3. Current Density Control

The proposed current-steering RF-VGA in the previous section keeps IIP3 while the current is steered to the next stage to reduce the gain. In this section, a circuit for further linearity improvement is proposed with the use of CMOS for transconductor stages. The drain current of CMOS transistor is given by the equation

$$I = \frac{1}{2}\mu C_{ox} \frac{W}{L} \left( V_{gs} - V_{th} \right)^{\alpha},\tag{1}$$

where  $\mu$ ,  $C_{ox}$ , W, L,  $V_{gs}$ , and  $V_{th}$  are the mobility of the charge carriers, the gate oxide capacitance per unit area, the gate width, the gate length, the gate-source voltage, and the threshold voltage, respectively. The process-dependent parameter  $\alpha$  is smaller than 2 in sub-micron CMOS processes [17]. For example, the NMOS transistors in a 0.18- $\mu$ m CMOS process used for this study takes 1.23 as  $\alpha$ . Taking derivative of (1), we have

$$gm = \frac{1}{2} \alpha \mu C_{ox} \frac{W}{L} \left( V_{gs} - V_{th} \right)^{\alpha - 1}$$
$$= \frac{1}{2} \alpha \left( \mu C_{ox} W/L \right)^{\frac{1}{\alpha}} I^{\frac{\alpha - 1}{\alpha}},$$
$$gm' = \frac{1}{2} \alpha \left( \alpha - 1 \right) \mu C_{ox} \frac{W}{L} \left( V_{gs} - V_{th} \right)^{\alpha - 2}$$

and

9

$$m^{\prime\prime} = \frac{1}{2} \alpha (\alpha - 1) (\alpha - 2) \mu C_{ox} \frac{W}{L} \left( V_{gs} - V_{th} \right)^{\alpha - 3}.$$

Then the voltage gain *G*, *IIP*3, and *OIP*3 are given by the following equations [11]:

$$G = \alpha \left(\frac{1}{2}\mu C_{ox}W/L\right)^{\frac{1}{\alpha}} I^{\frac{\alpha-1}{\alpha}} R_L,$$
(2)  

$$IIP3 = \sqrt{\frac{4gm}{3gm''}} = \sqrt{\frac{4}{3(\alpha-1)(2-\alpha)}} \left(V_{gs} - V_{th}\right)$$
  

$$= \sqrt{\frac{4}{3(\alpha-1)(2-\alpha)}} \left(\frac{2I}{\mu C_{ox}W/L}\right)^{\frac{1}{\alpha}},$$

and

$$OIP3 = \alpha \sqrt{\frac{4}{3(\alpha - 1)(2 - \alpha)}} IR_L,$$
(3)

where  $R_L$  is the load resistance. Thus, if we can somehow reduce W while keeping the current I constant, G decreases and IIP3 increases so that OIP3 keeps a constant value. The reduction of W is impossible in integrated circuits. However, the equivalent effect is realized with the configuration of Fig. 9. In this configuration, the number of transistors which share the fixed current I is altered. Then the off transistors do not contribute the transconductance and thus effectively the combined transistor reduces its W.



**Fig. 10** Simulated performances of the proposed CMOS VGA at 868 MHz; (left) NF vs. gain and (right) OIP3 vs. gain (including theoretical values).

Simulated results by HSPICE of the gm stage at 868 MHz are shown in Fig. 10 together with the theoretical gain and OIP3 calculated by (2) and (3). The gate width of input transistors MOS1 to MOS7 are chosen to be 48, 12, 12, 24, 24, 36, and  $36 \,\mu$ m, while the length is 0.18  $\mu$ m for all the input transistors. For the minimum gain only MOS1 is ON and to increase the gain MOS2 to MOS7 are turned on in this order as described in the inset of Fig. 9. About 4 to 5 dB differences between the simulated and calculated OIP3 values arise from the non-linearity of the output impedance, which is not included in the simple model (1). However, the flatness of OIP3 is well maintained in the simulation result.

This gm stage draws 20 mA from 1.8-V supply voltage. As the Eq. (3) predicts, OIP3 is proportional to the current. Thus further reduction of the current while keeping OIP3 would require another linearization technique.

Combining the proposed gm stages with passive step attenuators, we can design an RF-VGA with more than 60-

dB variable range whose IIP3 monotonically increases as the gain reduces. The silicon implementation of this RF-VGA and measurement results will be presented in a subsequent paper.

### 4. AGC Loop for Digitally Controlled VGA

As described in Sects. 3 and 4, the VGA with digital gain control can have better linearity than analog controlled ones. Though we designed the VGA so that it's linearity increases as the gain reduces, it performs to the best of its potential only when controlled with a decent AGC. This section introduces a new AGC loop which was designed to be used together with a VGA having digital control. The AGC architecture is described in Fig. 11, where Detector (Gilbert cell used as a multiplier) measures the instantaneous signal power of the RF-VGA output. Detector output is compared with the limit setting value and integrated with an analog integrator. Then a successive approximation ADC designed for gain control converts the integrated analog signal into 5bit digital control values for VGA control. The ADC has the following features:

- It has a hysteresis characteristic to avoid the fluctuation of the output.
- It changes at most 1 LSB among two consecutive samplings.

These features are realized by the structure shown in Fig. 12 as described below:

- The analog input Vin is sampled by clk1 together with the offsets of the inverters.
- While clk3 is high, the sampled input is compared by the latched comparator CMP with the output of the 6-bit R-2R D/A converter DAC-A controlled by a 6-bit counter CNT-A which plays as a SAR register.
- If the comparator output latched by clk4 is high (resp. low), both CNT-A and CNT-B down-count (resp. up-count) 1 bit. Thus at each sampling the output of DAC-A changes 1 LSB.
- If the output of CNT-B becomes 2 (resp. -2), then the 5bit counter CNT-C, which serves as the output register of the ADC, up-count (resp. down-count) 1 bit and CNT-B is reset to zero.



Fig. 11 AGC loop for RF-VGA with digital gain control.

• Since CNT-B is reset when CNT-C changes, it needs two up-counts or down-counts for the next change of the output. Thus the CNT-C output shows hysteresis property as in Fig. 13.

The ADC is designed to operate with the sampling frequency between 1 kHz and 100 kHz. Since only 1 LSB changes at each sampling, the effective bandwidth of this ADC is much smaller than the sampling clock. The simulation result of the ADC is shown in Fig. 14, where the digital output follows the input signal with a 1-LSB step without responding to the rapid input fluctuation. This property to-



Fig. 13 Hysteresis behavior of the proposed ADC output.





Fig. 12 Proposed ADC for an RF-VGA with digital gain control.

gether with a fine step VGA guarantees sufficiently small gain discontinuities. The effectiveness of this AGC architecture is confirmed in the DVB-H tuner IC described in [4].

#### 5. Conclusion

In this paper, three types of RF-VGA topologies were studied. Starting from an analog control VGA, a digital control one was introduced together with a suitable AGC architecture. Then further linearity enhancement idea for CMOS VGA was proposed with simulation. Future works would include silicon implementation of the proposed CMOS VGA and the input impedance matching for wide gain range VGA's as well.

#### References

- International Standard IEC 62002-1, "Mobile and portable DVB-T/H radio access — Part1: Interface specification," IEC, Oct. 2005.
- International Standard IEC 62002-2, "Mobile and portable DVB-T/H radio access — Part2: Interface conformance testing," IEC, Oct. 2005.
- [3] H. Kawamura, T. Fujiwara, K. Kagoshima, S. Kawama, H. Kijima, M. Koutani, S. Toyoyama, K. Sakuno, and K. Iizuka, "A 184 mW fully integrated DVB-H tuner chip with distortion compensated variable gain LNA," Symposium on VLSI Circuits, S5-2, pp.48–49, June 2006.
- [4] K. Iizuka, H. Kawamura, T. Fujiwara, K. Kagoshima, S. Kawama, H. Kijima, M. Koutani, S. Toyoyama, and K. Sakuno, "A 184 mW fully integrated DVB-H tuner with a linearized variable gain LNA and quadrature mixers using cross-coupled transconductor," IEEE J. Solid-State Circuits, vol.42, no.4, pp.862–871, April 2007.
- [5] S. Azuma, H. Kawamura, S. Kawama, S. Toyoyama, T. Hasegawa, K. Kagoshima, M. Koutani, H. Kijima, K. Sakuno, and K. Iizuka, "A digital terrestrial television (ISDB-T) tuner for mobile applications," IEEE ISSCC, Dig. Tech. Papers, pp.278–279, Feb. 2004.
- [6] B. Gilbert, "A low-noise wideband variable-gain amplifier using an interpolated ladder attenuator," ISSCC Dig. Tech. Papers, pp.280– 281, Feb. 1991.
- [7] M. Iwamoto, P.M. Asbeck, T.S. Low, C.P. Hutchinson, J.B. Scott, A. Cognata, Q. Xiaohui, L.H. Camnitz, and D.C. D'Avanzo, "Linearity characteristics of GaAs HBTs and the influence of collector design," IEEE Trans. Microw. Theory Tech., vol.48, no.12, pp.2377–2388, Dec. 2000.
- [8] L.C.N. de Vreede, H.C. de Graaff, J.A. Willemen, W. van Noort, R. Jos, L.E. Larson, J.W. Slotboom, and J.L. Tauritz, "Bipolar transistor epilayer design using the MAIDS mixed-level simulator," IEEE J. Solid-State Circuits, vol.34, no.9, pp.1331–1338, Sept. 1999.
- [9] W. Sansen, "Distortion in elementary transistor circuits," IEEE Trans. Circuits Syst. II, vol.46, no.3, pp.315–325, March 1999.
- [10] P. Wambacq and W. Sansen, Distortion analysis of analog integrated circuits, Kluwer, Norwell, MA, 1998.
- [11] B. Razavi, RF microelectronics, Prentice-Hall, 1998.
- [12] M. Koutani, H. Kawamura, S. Toyoyama, and K. Iizuka, "A digitally controlled variable-gain low-noise," A-SSCC, Nov. 2006.
- [13] M. Koutani, H. Kawamura, S. Toyoyama, and K. Iizuka, "A digitally controlled variable-gain low-noise amplifier with strong immunity to interferer," IEEE J. Solid-State Circuits, vol.42, pp.2395–2403, Nov. 2007.
- [14] G. Retz and P. Burton, "A CMOS up-conversion receiver front-end for cable and terrestrial DTV application," ISSCC Dig. Tech. Papers, pp.442–443, Feb. 2003.
- [15] K.L. Fong, "Dual-band high-linearity variable-gain low-noise amplifier for wireless applications," ISSCC Dig. Tech. Papers, Feb.

1999.

- [16] J. Xiao, I. Mehr, and J. Silva-Martinez, "A high dynamic range CMOS variable gain amplifier for mobile DTV tuner," IEEE J. Solid-State Circuits, vol.42, no.2, Feb. 2007.
- [17] T. Sakurai and A.R. Newton, "Alpha-power law MOSFET model and its applications to CMOS inverter delay and other formulas," IEEE J. Solid-State Circuits, vol.25, no.2, April 1990.



Kunihiko lizuka received the B.S. and M.S. degrees in mathematics from Osaka University, Osaka, Japan, in 1979 and 1981, respectively. He was enrolled in postgraduate course of mathematics at Osaka University from 1981 to 1984. He joined Sharp Corporation in November 1984, where he was involved in the research of computer simulation systems. From 1991 to 1993, he was at the Center for Adaptive Systems, Boston University, Boston, MA, as a visiting researcher, working on neural network

systems. Since 1993, he has been working on research and development of analog and mixed signal LSI circuits for high precision ADCs, vision systems, and wireless systems at the Nara, Japan, Sharp facilities. He is currently a chief technical research fellow at Advanced Technologies Research Laboratories, Sharp. Mr. Iizuka has been a member of the ISSCC program committee since 2001 and a member of the A-SSCC program committee since 2006. He served as chair of the ISSCC Far East Regional Subcommittee for ISSCC 2005 and 2006.



**Masato Koutani** received the B.S. and M.S. degrees in electrical engineering from Hokkaido University, Sapporo, Japan, in 1999 and 2001, respectively. In 2001, he joined Sharp Corporation, Osaka, Japan, where he has been engaged in research and development of RF LSIs.



Takeshi Mitsunakareceived the B.S. andM.S. degrees in electronic engineering from Na-<br/>goya University in 1996 and 1997 respectively.In 1988, he joined Sharp Corporation, Nara,<br/>Japan, where he has been engaged in research<br/>and development of CMOS analog and RF cir-<br/>cuits.



**Hiroshi Kawamura** received the B.S. and M.S. degrees in material engineering from Nagoya Institute of Technology in 1985 and 1988 respectively. From 1988 until the present he has been engaged in research and development of compound semiconductor devices and RF circuits at SHARP Central Research Labs. From 1994 to 1997, he was a visiting researcher at ATR Optical and Radio Communications Research Labs., where he worked on the millimeter sub-carrier transmission on the optical fibers.



Akira Matsuzawa received B.S., M.S., and Ph.D. degrees in electronics engineering from Tohoku University, Sendai, Japan, in 1976, 1978, and 1997 respectively. In 1978, he joined Matsushita Electric Industrial Co., Ltd. Since then, he has been working on research and development of analog and Mixed Signal LSI technologies; ultra-high speed ADCs, intelligent CMOS sensors, RF CMOS circuits, and digital read-channel technologies for DVD systems. He was also responsible for the development of low

power LSI technology and SOI devices. From 1997 to 2003, he was a general manager in advanced LSI technology development center. On April 2003, he joined Tokyo Institute of Technology and he is professor on physical electronics. Currently he is researching in mixed signal technologies; RF CMOS circuit design for SDR and high speed data converters. He served a guest editor in chief for special issue on analog LSI technology of IEICE transactions on electronics in 1992, 1997, and 2003, and committee member for analog technology in ISSCC. Now he serves IEEE SSCS elected Adcom and IEEE SSCS Distinguished lecturer. He received the IR100 award in 1983, the R&D100 award and the remarkable invention award in 1994, and the ISSCC evening panel award in 2003 and 2005. He is an IEEE Fellow since 2002.



Shinji Toyoyama was born in Hyogo, Japan, on January 16, 1961. He received the B.S. and M.S. degrees in electronic engineering from Kyoto University, Kyoto, Japan, in 1984 and 1986, respectively. In 1986, he joined the Central Laboratory, Sharp Corporation, Tenri, Japan. Since then, he has been engaged in the development of 3-dimentinal circuit device, low power circuit technology and TV tuner ICs. He is now with the Electronic Components Group, Sharp Corporation, Osaka, Japan, where he is

engaged in the development of TV tuner ICs.



Masayuki Miyamoto received the B.S. degree from Kobe University, Kobe, Japan, and the M.S. degree from Osaka University, Osaka, Japan, in 1979 and 1981, respectively, both in mathematics. Following three years of research on differential equations in the graduate school of Osaka University, he joined Sharp Corporation, Nara, Japan, in 1984. From 1984 to 1992, he worked on the research and development of human interface software systems and objectoriented programming languages. In 1993, he

transferred into the field of MOS integrated circuits and, since then, he has been working on the design of mixed-signal LSIs for telecommunications and image signal processing. He was a member of the ISSCC Far East program committee from 1996 to 2001.